Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Takahiko Ishizu0
Hikaru Tamura0
Date of Patent
September 4, 2018
0Patent Application Number
154154560
Date Filed
January 25, 2017
0Patent Citations Received
Patent Primary Examiner
Patent abstract
A memory in which a write cycle time is longer than time for one clock cycle can be mounted on a processor. The processor includes a processor core, a bus, and a memory section. The memory section includes a first memory. A cell array of the first memory is composed of gain cells. The processor core is configured to generate a write enable signal. The first memory is configured to generate a wait signal on the basis of the write enable signal. The processor core is configured to delay access to the memory section by time for n clock cycles, on the basis of the wait signal. (n+1) clock cycles can be assigned to a write cycle of the first memory.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.