Is a
Patent attributes
Patent Applicant
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Yasuo Satoh0
Date of Patent
October 23, 2018
0Patent Application Number
157863620
Date Filed
October 17, 2017
0Patent Citations Received
Patent Primary Examiner
Patent abstract
Disclosed herein is an apparatus that includes a variable clock divider configured to divide a first clock signal to generate a second clock signal, a delay circuit configured to delay the second clock signal to generate a third clock signal, and a phase detector configured to compare phases of the second and third clock signals. The variable clock divider has a division ratio that is variable based, at least in part, on a delay amount of the delay circuit.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.