Is a
Patent attributes
Patent Jurisdiction
Patent Number
Date of Patent
May 14, 2019
Patent Application Number
15928896
Date Filed
March 22, 2018
Patent Citations Received
Patent Primary Examiner
Patent abstract
Examples of fabricating an integrated circuit device are disclosed herein. In an embodiment, an integrated circuit workpiece is received that includes a conductive interconnect feature. A first Inter-Level Dielectric (ILD) layer is formed on the conductive interconnect feature, and a second ILD layer is formed on the first ILD layer. A hard mask is formed on the second ILD layer. A via recess is etched extending through the first ILD layer, the second ILD layer and the hard mask to expose the conductive interconnect feature. The etching includes providing a passivation agent that reacts with a material of the hard mask to reduce etchant sensitivity.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.