Is a
Patent attributes
Patent Jurisdiction
Patent Number
Date of Patent
July 9, 2019
Patent Application Number
15819993
Date Filed
November 21, 2017
Patent Citations Received
Patent Primary Examiner
Patent abstract
A method includes patterning a photo resist layer on top of a semiconductor device. The semiconductor device includes a lower portion, a capping layer formed on top of the lower portion, and an optional oxide layer formed on top of the capping layer. The lower portion includes a dielectric material and an interconnect. The method also includes etching portions of the semiconductor device based on the photo resist layer to expose the interconnect. The method further includes depositing a bottom electrode of a resistive memory device on the interconnect. The bottom electrode is comprised of cobalt tungsten phosphorus (CoWP).
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.