Log in
Enquire now
‌

US Patent 10353789 Analog fault simulation control with multiple circuit representations

Patent 10353789 was granted and assigned to Mentor Graphics on July, 2019 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Mentor Graphics
Mentor Graphics
0
Current Assignee
Mentor Graphics
Mentor Graphics
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
103537890
Patent Inventor Names
Mark Hanson0
Tina Najibi0
Stephen Kenneth Sunter0
Date of Patent
July 16, 2019
0
Patent Application Number
158851590
Date Filed
January 31, 2018
0
Patent Citations
‌
US Patent 10204180 Method, system, and computer program product for implementing electronic designs with automatically generated power intent
0
Patent Citations Received
‌
US Patent 10997332 System and method for computing electrical over-stress of devices associated with an electronic design
‌
US Patent 11763056 Method and system for custom model definition of analog defects in an integrated circuit
‌
US Patent 11443092 Defect weight formulas for analog defect simulation
‌
US Patent 11579994 Fast and scalable methodology for analog defect detectability analysis
‌
US Patent 11042679 Diagnosis resolution prediction
Patent Primary Examiner
‌
Joseph D Torres
0
Patent abstract

This application discloses a computing system to identify multiple views of cells in a circuit design for selective utilization during analog fault simulation of the circuit design. The views of the cells can include two or more of macromodel design views, schematic design views, or extracted design views that includes parasitic elements extracted from a physical layout of the circuit design. The computing system can prompt generation of multiple netlists, each netlist generated based on a different combination of the identified views of the cells in the circuit design, or a list of macromodels with pin accurate subcircuit wrappers, parse and organize the cells in each netlist or the list of macromodels, identify one of the cells to inject with a defect, and selectively simulate portions from a plurality of the netlists based, at least in part, on the identified one of the cells to inject with the defect.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 10353789 Analog fault simulation control with multiple circuit representations

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us