Patent 10476706 was granted and assigned to Toshiba Memory Corporation on November, 2019 by the United States Patent and Trademark Office.
According to one embodiment, an equalizer circuit includes a nonlinear equalizer including: a determination circuit configured to generate a second signal indicating a digital value of a first signal, based on a first clock signal; a clock generation circuit configured to generate a second clock signal having a time constant of a falling edge larger than a time constant of a rising edge, based on the first clock signal; and a feedback circuit configured to generate a third signal by feeding back the second signal to the first signal, based on the second clock signal.