Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
David Wu0
Mahesh Gopalan0
Venkat Iyer0
Date of Patent
March 10, 2020
0Patent Application Number
162960250
Date Filed
March 7, 2019
0Patent Citations Received
Patent Primary Examiner
Patent abstract
In accordance with one embodiment, an apparatus is provided, comprising: a double data rate (DDR) memory controller that, when in operation, causes the apparatus to: capture a data bit input signal in a first core domain register that is communicatively coupled to a second core domain register; clock the first core domain register utilizing a first clock; clock the second core domain register utilizing a second clock; maintain a difference in time between an active edge of the second clock and a next active edge of the first clock, such that the difference in time corresponds to a capture clock delay value; and set the capture clock delay value during a power-on initialization calibration operation.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.