Log in
Enquire now
‌

US Patent 11711200 Multiphase clock generators with digital calibration

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Analog Devices
Analog Devices
0
Current Assignee
Analog Devices
Analog Devices
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
117112000
Date of Patent
July 25, 2023
0
Patent Application Number
176446930
Date Filed
December 16, 2021
0
Patent Citations
‌
US Patent 7912167 Clock and data recovery circuit
0
‌
US Patent 8169247 Multiphase clock generation circuit
0
‌
US Patent 8446302 Time to digital converter and all digital phase-locked-loop
0
‌
US Patent 8803583 Polyphase clock generator
0
‌
US Patent 9379881 Phase interpolator circuit, clock data recovery circuit including the same, and phase interpolation method
0
‌
US Patent 9698968 Phase interpolator calibration
0
‌
US Patent 10873443 Generating lower frequency multi-phase clocks using single high-frequency multi-phase divider
0
‌
US Patent 10171091 Phase interpolator for interpolating phase of delay clock signal and device including the same and for performing data sampling by using phase interpolated clock signal
0
...
Patent Primary Examiner
‌
Betsy Deppe
0
CPC Code
‌
H03L 7/0814
0
‌
H04L 7/02
0
‌
H04L 7/033
0
‌
H04L 7/0331
0
‌
H04L 7/04
0
‌
H03L 7/08
0
‌
H04L 7/0087
0
‌
G06F 1/04
0
...

Apparatus and methods for multiphase clock generation are provided herein. In certain embodiments, a multiphase clock generator includes a first clock buffer that generates a first output clock signal based on a first input clock signal, a second clock buffer that generates a second output clock signal based on a second input clock signal, and a first clock interpolation circuit that generates a third output clock signal based on interpolating the first input clock signal and the second input clock signal. The first clock interpolation circuit generates the third output clock signal based on multiplying the first input clock signal by a first adjustable current to generate a first multiplied current, multiplying the second input clock signal by a second adjustable current to generate a second multiplied current, combining the first multiplied current and the second multiplied current to generate a combined current, and integrating the combined current.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11711200 Multiphase clock generators with digital calibration

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us