Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Li Wang
Chik Patrick Yue
Date of Patent
September 12, 2023
Patent Application Number
17744743
Date Filed
May 16, 2022
Patent Citations
...
Patent Primary Examiner
A PAM-4 receiver with jitter compensation clock and data recovery is provided. The receiver includes a first-order delay-locked loop (DLL) which employs a bang-bang phase detector (BBPD) and a voltage-controlled delay line (VCDL) circuit supporting 40 MHz jitter tracking bandwidth and static phase skew elimination. A second-order wideband phase-locked loop (WBPLL) using the ¼-rate reference clock provides multi-phase clock generation with low input-to-output latency. To suppress the consequent jitter transfer, a jitter compensation circuit (JCC) acquires the jitter transfer amplitude and frequency information by detecting the DLL loop filter voltage (VLF(s)) signal, and generates an inverted loop filter voltage signal, denoted as VLF
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.