Log in
Enquire now
‌

US Patent 11762982 Processor extensions to protect stacks during ring transitions

Patent 11762982 was granted and assigned to Intel on September, 2023 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent

Patent attributes

Patent Applicant
Intel
Intel
Current Assignee
Intel
Intel
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
Patent Number
11762982
Patent Inventor Names
Jason W. Brandt
Baiju V. Patel
Vedvyas Shanbhogue
Ravi L. Sahita
Barry E. Huntley
Deepak K. Gupta
Date of Patent
September 19, 2023
Patent Application Number
17407035
Date Filed
August 19, 2021
Patent Citations
‌
US Patent 8209757 Direct call into system DLL detection system and method
‌
US Patent 7581089 Method of protecting a computer stack
‌
US Patent 7594111 Secure execution of a computer program
‌
US Patent 10445494 Attack protection for valid gadget control transfers
‌
US Patent 11176243 Processor extensions to protect stacks during ring transitions
‌
US Patent 9477453 Technologies for shadow stack manipulation for binary translation systems
‌
US Patent 9501637 Hardware shadow stack support for legacy guests
‌
US Patent 9767272 Attack Protection for valid gadget control transfers
...
Patent Citations Received
‌
US Patent 12135780 Processor extensions to protect stacks during ring transitions
0
‌
US Patent 12001842 Hardware apparatuses and methods to switch shadow stack pointers
0
Patent Primary Examiner
‌
Baotran N To
CPC Code
‌
G06F 2221/2141
‌
G06F 21/54
‌
G06F 12/1491
‌
G06F 9/461
‌
G06F 9/30134
‌
G06F 2212/1052
‌
G06F 3/0673
‌
G06F 3/0637
...
Patent abstract

A processor implementing techniques for processor extensions to protect stacks during ring transitions is provided. In one embodiment, the processor includes a plurality of registers and a processor core, operatively coupled to the plurality of registers. The plurality of registers is used to store data used in privilege level transitions. Each register of the plurality of registers is associated with a privilege level. An indicator to change a first privilege level of a currently active application to a second privilege level is received. In view of the second privilege level, a shadow stack pointer (SSP) stored in a register of the plurality of registers is selected. The register is associated with the second privilege level. By using the SSP, a shadow stack for use by the processor at the second privilege level is identified.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 11762982 Processor extensions to protect stacks during ring transitions

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us