Log in
Enquire now
‌

US Patent 12028082 Phase-locked loop circuit and operation method thereof

Patent 12028082 was granted and assigned to Electronics and Telecommunications Research Institute on July, 2024 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
Electronics and Telecommunications Research Institute
Electronics and Telecommunications Research Institute
0
Current Assignee
Electronics and Telecommunications Research Institute
Electronics and Telecommunications Research Institute
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
120280820
Patent Inventor Names
Ja Yol Lee0
Date of Patent
July 2, 2024
0
Patent Application Number
179664630
Date Filed
October 14, 2022
0
Patent Citations
‌
US Patent 9490819 Auto frequency calibration for a phase locked loop and method of use
0
‌
US Patent 7737743 Phase-locked loop including sampling phase detector and charge pump with pulse width control
0
‌
US Patent 8115525 Frequency synthesizer
0
‌
US Patent 8344772 Time-to-digital converter and all digital phase-locked loop including the same
0
‌
US Patent 8432199 Fractional digital PLL with analog phase error compensator
0
‌
US Patent 8816735 Phase-locked loop circuit
0
Patent Primary Examiner
‌
Diana J. Cheng
0
CPC Code
‌
H03L 7/091
0
‌
H03L 7/08
0
‌
H03L 7/06
0
‌
H03L 7/093
0
‌
H03L 7/085
0
Patent abstract

A phase-locked loop circuit includes a voltage controlled oscillator (VCO) that generates a VCO clock in response to a voltage control signal, a divider that divides the VCO clock to output a division clock, a phase-frequency error detector that receives a reference clock and outputs a first error compensation signal, a sampler that receives the reference clock and oversamples the reference clock at a rising edge or a falling edge to output a sampling clock, a window phase error detector that receives the reference clock and outputs a second error compensation signal, a residue phase error detector that outputs a third error compensation signal, an adder that accumulates the first error compensation signal, the second error compensation signal, and the third error compensation signal to output a final error compensation signal, and a loop filter that converts and output the final error compensation signal into the voltage control signal.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 12028082 Phase-locked loop circuit and operation method thereof

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us