Is a
Patent attributes
Patent Applicant
0
Patent Jurisdiction
Patent Number
Patent Inventor Names
Ming-Dou Ker0
Paul C. F. Tong0
Ping Ping Xu0
Date of Patent
March 15, 2005
0Patent Application Number
100653640
Date Filed
October 9, 2002
0Patent Citations Received
Patent Primary Examiner
Patent abstract
Transistors with very thin gate oxides are protected against oxide failure by cascading two or more transistors in series between an output pad and ground. The intermediate source/drain node between the two cascaded transistors is usually floating during an ESD test, delaying snapback turn-on of a parasitic lateral NPN transistor. This intermediate node is used to drive the gate of an upper trigger transistor. A lower trigger transistor has a gate node that is charged by the ESD pulse on the pad through a coupling capacitor. When the coupled ESD pulse turns on the trigger transistors, the trigger transistors turn on a silicon-controlled rectifier (SCR) that is integrated with the trigger transistors.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.