Patent attributes
A substrate includes adjacent first and second pixel regions defined by first and second gate lines extending in a first direction and a data line extending in a second direction that crosses the gate lines. First and second driving thin film transistors formed in the first and second pixel regions, respectively, are connected to the data line. A first synchronization adjusting thin film transistor formed in the first pixel region and is connected to the second gate line. A first connection line is connected to the first driving thin film transistor and the first synchronization adjusting thin film transistor. The first connection line overlaps a conductive line along a direction of extension of the conductive line. First and second pixel electrodes are connected to the first synchronization adjusting thin film transistor and the second driving thin film transistor, respectively.