Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Takanori Saeki0
Date of Patent
July 3, 2007
Patent Application Number
11022653
Date Filed
December 28, 2004
Patent Primary Examiner
Patent abstract
A clock control circuit for reducing jitter has at least one averaging circuit for generating, and outputting from an output terminal, a signal having a time difference obtained by internally dividing a time difference between first and second signals input respectively from first and second input terminals. First and second clock signals are supplied respectively to the first and second input terminals of the timing averaging circuit, and a clock in which a time difference between pulses of the first and second clock signals is averaged is generated.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.