Is a
Patent attributes
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Akira Seito0
Masaaki Namba0
Yuji Wada0
Date of Patent
December 11, 2007
Patent Application Number
11012225
Date Filed
December 16, 2004
Patent Primary Examiner
Patent abstract
A memory test is carried out on semiconductor integrated circuit devices including a semiconductor memory at low cost with efficiency. In a test burn-in system, twenty-four test boards are processed in sequence with time differences, and the test boards are circulated one by one. In this case, the memory test is conducted with the sequence of single board processing: the test is started with a test board in which semiconductor integrated circuit devices have been embedded, and semiconductor integrated circuit devices are discharged, beginning with a test board that has undergone the test.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.