Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Brandon R. Kam0
Stephen D. Wyatt0
Date of Patent
March 4, 2008
Patent Application Number
11424881
Date Filed
June 19, 2006
Patent Citations Received
Patent Primary Examiner
Patent abstract
An improved built-in self-test (BIST) circuit and an associated method for measuring phase and/or cycle-to-cycle jitter of a clock signal, the BIST circuit implement a Variable Vernier Digital Delay Locked Line method. Specifically, the embodiments of the BIST circuit incorporate both a digital delay locked loop and a Vernier delay line, for respectively coarse tuning and fine tuning portions of the circuit. Additionally, the BIST circuit is variable, as the resolution of the circuit changes from chip to chip, and digital, as it is implemented with standard digital logic elements.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.