Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Hans Jürgen Mattausch0
Tai Hirakawa0
Tetsuo Hironaka0
Tetsushi Koide0
Koh Johguchi0
Date of Patent
April 15, 2008
0Patent Application Number
106874600
Date Filed
October 15, 2003
0Patent Primary Examiner
Patent abstract
A multi-port instruction/data integrated cache which is provided between a parallel processor and a main memory and stores therein a part of instructions and data stored in the main memory has a plurality of banks, and a plurality of ports including an instruction port unit consisting of at least one instruction port used to access an instruction from the parallel processor and a data port unit consisting of at least one data port used to access data from the parallel processor. Further, a data width which can be specified to the bank from the instruction port is set larger than a data width which can be specified to the bank from the data port.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.