Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Kuninori Kawabata0
Yasuhiro Onishi0
Akira Kikutake0
Date of Patent
May 13, 2008
0Patent Application Number
110927150
Date Filed
March 30, 2005
0Patent Primary Examiner
Patent abstract
A normal write data selection circuit operates in the normal operation mode, and thus outputs data received through external data terminals to any one of regular cell arrays selected according to an address. A test write control circuit operates in the test mode, and thus writes test data into a regular memory cell at a location corresponding to a location of a parity memory cell into which test parity data are written in each of regular cell arrays. Therefore, since a common test pattern can be used to test both the regular memory cell and the parity memory cell, test cost can be curtailed.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.