Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Yoshiyuki Kurokawa0
Masashi Fujita0
Date of Patent
October 28, 2008
0Patent Application Number
114943060
Date Filed
July 27, 2006
0Patent Primary Examiner
Patent abstract
A cache memory having valid bits, where a circuit configuration in a memory cell of a valid bit is improved so as to perform invalidation at high speed. The invention provides a cache memory including a memory cell that has a function to perform invalidation at high speed. One mode of the invention is a semiconductor device including a memory cell of a valid bit, where two inverters are connected in series to form a loop, a drain of an N-channel transistor is connected to an output signal line of one of the inverters, a gate thereof is connected to a reset signal line of a CPU, and a source thereof is connected to a ground line. The initial value of the memory cell is determined by inputting a reset signal of the CPU to the gate.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.