Patent attributes
1st to nth pairs of transistors (n=an odd number) are connected in parallel, and each pair of transistors has an upper transistor and a lower transistor connected in series. A point between the upper transistor and the lower transistor of a preceding pair of transistors is connected to a gate of the lower transistor of a subsequent transistor, and the point between the upper transistor and the lower transistor of nth pair of transistors is connected to the gate of the first lower transistor. A capacitor is inserted between the lower transistor and a direct power source. A current regulating circuit connected to gates of the upper transistors, wherein the current regulating circuit supplies a gate voltage to each gate of the each upper transistor. The magnitude of the gate voltage is adjusted such that a magnitude of current that flows between the source and drain of the upper transistor due to the gate voltage is proportional to a voltage between the source and gate of the corresponding lower transistor when the lower transistor is turned on.