Patent attributes
A photo detector IC (PDIC) is connected with a flexible printed circuit board (FPC). A signal converted into a voltage through light-to-voltage conversion in the PDIC is connected with the drain of a field effect transistor (FET), while the source of the FET is connected to an output terminal. A signal from the output terminal is input into a signal processing board of the main body via the FPC serving as an equivalent circuit composed of a coil and a capacitor. The gate of the FET is connected with a variable voltage source. Peaking occurs due to inductor components and capacitance components of the FPC. However, by application of voltage to the variable voltage source, the gate voltage value of the FET is adjusted to be an optimal value, whereby the peaking is suppressed by the on-resistance of the FET.