Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Fumitake Tagawa0
Date of Patent
April 27, 2010
0Patent Application Number
116182780
Date Filed
December 29, 2006
0Patent Citations Received
Patent Primary Examiner
Patent abstract
Improved efficiency of address/data communication over a memory bus. A memory-control device is located between a processor 30 and memory ranks 40a, 40b and controls access to the memory ranks 40a, 40b. A memory-management unit 10 receives and buffers access request from the processor 30 to memory ranks 40a, 40b, and issues access request to a rank-management unit 20 based on scheduling for memory management. A rank-management unit 20 connects the memory ranks 40a, 40b, receives and buffers access request from the memory-management unit 10, and gives access request to a specified memory rank based on scheduling for rank management.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.