Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Masaki Shiraishi0
Yoshito Nakazawa0
Date of Patent
July 19, 2011
0Patent Application Number
123859790
Date Filed
April 27, 2009
0Patent Primary Examiner
Patent abstract
A technology is provided to reduce ON-resistance, and the prevention of punch through is achieved with respect to a trench gate type power MISFET. Input capacitance and a feedback capacitance are reduced by forming a groove in which a gate electrode is formed so as to have a depth as shallow as about 1 μm or less, a p−type semiconductor region is formed to a depth so as not to cover the bottom of the groove, and a p-type semiconductor region higher in impurity concentration than the p−type semiconductor region is formed under a n+type semiconductor region serving as a source region of the trench gate type power MISFET, causing the p-type semiconductor region to serve as a punch-through stopper layer of the trench gate type power MISFET.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.