Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Masanori Yoshitani0
Tomokazu Higuchi0
Tetsuya Hayashi0
Date of Patent
August 9, 2011
0Patent Application Number
118986580
Date Filed
September 13, 2007
0Patent Primary Examiner
Patent abstract
A communication test circuit for allowing a tolerance test to be carried out in a general testing environment. The communication test circuit includes an adder and a second clock generation block. When an offset is input to the adder, the adder adds the offset to a phase adjustment signal for adjusting the phase of a clock signal for data detection and outputs the result to the second clock generation block. The second clock generation block outputs a second clock signal adjusted in accordance with the phase adjustment signal to which the offset has been added. Accordingly, a clock signal shifted in accordance with the offset from a natural clock signal along the time axis is generated at a test.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.