Is a
Patent attributes
Current Assignee
0
Patent Jurisdiction
Patent Number
Patent Inventor Names
Shunichi Kaeriyama0
Masayuki Mizuno0
Date of Patent
December 6, 2011
0Patent Application Number
124409670
Date Filed
September 11, 2007
0Patent Citations Received
Patent Primary Examiner
Patent abstract
Disclosed is a clock adjusting circuit comprising a phase shifter that receives a clock signal and variably shifts, based on a control signal, respective timing phases of a rising edge and a falling edge of the clock signal; and a control circuit that supplies the control signal to the phase shifter circuit before each edge is output; wherein the clock signal, in which at least one of a period, a duty ratio, jitter and skew/delay of the input clock signal is changed over an arbitrary number of clock cycles, is output.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.