Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Shingo Eguchi0
Date of Patent
January 28, 2014
Patent Application Number
13416600
Date Filed
March 9, 2012
Patent Citations Received
Patent Primary Examiner
Patent abstract
In a semiconductor integrated circuit sandwiched between a pair of a first impact resistance layer and a second impact resistance layer, an impact diffusion layer is provided between the semiconductor integrated circuit and the second impact resistance layer. By provision of the impact resistance layer against the external stress and the impact diffusion layer for diffusing the impact, force applied to the semiconductor integrated circuit per unit area is reduced, so that the semiconductor integrated circuit is protected. The impact diffusion layer preferably has a low modulus of elasticity and high breaking modulus.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.