Is a
Patent attributes
Patent Applicant
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Wei-Te Wu0
Ming-Che Wu0
Yung-Tin Chen0
Date of Patent
January 13, 2015
0Patent Application Number
139256620
Date Filed
June 24, 2013
0Patent Citations Received
Patent Primary Examiner
Patent abstract
A three-dimensional nonvolatile memory array includes a select layer that selectively connects vertical bit lines to horizontal bit lines. Individual select switches of the select layer include two separately controllable transistors that are connected in series between a horizontal bit line and a vertical bit line. Each transistor in a select switch is connected to a different control circuit by a different select line.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.