Is a
Patent attributes
Patent Applicant
Current Assignee
Patent Jurisdiction
Patent Number
Patent Inventor Names
Christopher Andrew Schell0
Arvind Sridhar0
Jayawardan Janardhanan0
Sinjeet Dhanvantray Parekh0
Date of Patent
December 3, 2019
0Patent Application Number
162332830
Date Filed
December 27, 2018
0Patent Citations
Patent Citations Received
Patent Primary Examiner
Patent abstract
A phase-locked loop (PLL) including a multiplexer with multiple inputs, each input coupled to receive a different reference clock. A time-to-digital converter (TDC) generates a TDC output value based on a phase difference between a reference clock from the multiplexer and a feedback clock. An averager circuit coupled to an output of the TDC. An adder circuit is coupled to outputs of the TDC and the averager circuit. A loop filter is coupled to an output of the adder circuit.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.