Is a
Patent attributes
Patent Jurisdiction
Patent Number
Date of Patent
October 27, 2015
Patent Application Number
13843642
Date Filed
March 15, 2013
Patent Citations Received
Patent Primary Examiner
Patent abstract
A low-current FN channel scheme for erase, program, program-inhibit and read operations is disclosed for NAND NVM memories. This invention discloses a block array architecture and 3-step half-page program algorithm to achieve less error rate of NAND cell threshold voltage level. Thus, the error correction code capability requirement can be reduced, thus the program yield can be increased to reduce the overall NAND die cost at advanced nodes below 20 nm. As a result, this NAND array can still use the LV, compact PGM buffer for saving in the silicon area and power consumption. In addition, the simpler on-chip state-machine design can be achieved with the superior quality of less program errors.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.