Is a
Patent attributes
Patent Jurisdiction
Patent Number
Patent Inventor Names
Fujio Masuoka0
Masamichi Asano0
Date of Patent
May 2, 2017
0Patent Application Number
152148800
Date Filed
July 20, 2016
0Patent Citations Received
Patent Primary Examiner
Patent abstract
A semiconductor device includes a 3-input NOR decoder having six MOS transistors arranged in a line. The MOS transistors of the decoder are formed in a planar silicon layer disposed on a substrate and each have a structure in which a drain, a gate, and a source are arranged vertically and the gate surrounds a silicon pillar. The planar silicon layer includes a first active region having a first conductivity type and a second active region having a second conductivity type. The first and second active regions are connected to each other via a silicon layer on a surface of the planar silicon layer.
Timeline
No Timeline data yet.
Further Resources
No Further Resources data yet.