Log in
Enquire now
‌

US Patent 9171756 3D IC method and device

Patent 9171756 was granted and assigned to Ziptronix on October, 2015 by the United States Patent and Trademark Office.

OverviewStructured DataIssuesContributors

Contents

Is a
Patent
Patent
0

Patent attributes

Patent Applicant
‌
Ziptronix
0
Current Assignee
‌
Ziptronix
0
Patent Jurisdiction
United States Patent and Trademark Office
United States Patent and Trademark Office
0
Patent Number
91717560
Date of Patent
October 27, 2015
0
Patent Application Number
141987230
Date Filed
March 6, 2014
0
Patent Citations Received
‌
US Patent 12136605 Layer structures for making direct metal-to-metal bonds at low temperatures in microelectronics and method for forming the same
0
‌
US Patent 12113054 Non-volatile dynamic random access memory
0
‌
US Patent 12125784 Interconnect structures
0
‌
US Patent 12132020 Low temperature bonded structures
0
‌
US Patent 11658173 Stacked dies and methods for forming bonded structures
0
‌
US Patent 11664357 Techniques for joining dissimilar materials in microelectronics
0
‌
US Patent 11670615 Bonded structures
0
‌
US Patent 11694925 Diffusion barrier collar for interconnects
0
...
Patent Primary Examiner
‌
David Vu
0
Patent abstract

A method of three-dimensionally integrating elements such as singulated die or wafers and an integrated structure having connected elements such as singulated dies or wafers. Either or both of the die and wafer may have semiconductor devices formed therein. A first element having a first contact structure is bonded to a second element having a second contact structure. First and second contact structures can be exposed at bonding and electrically interconnected as a result of the bonding. A via may be etched and filled after bonding to expose and form an electrical interconnect to interconnected first and second contact structures and provide electrical access to this interconnect from a surface. Alternatively, first and/or second contact structures are not exposed at bonding, and a via is etched and filled after bonding to electrically interconnect first and second contact structures and provide electrical access to interconnected first and second contact structure to a surface. Also, a device may be formed in a first substrate, the device being disposed in a device region of the first substrate and having a first contact structure. A via may be etched, or etched and filled, through the device region and into the first substrate before bonding and the first substrate thinned to expose the via, or filled via after bonding.

Timeline

No Timeline data yet.

Further Resources

Title
Author
Link
Type
Date
No Further Resources data yet.

References

Find more entities like US Patent 9171756 3D IC method and device

Use the Golden Query Tool to find similar entities by any field in the Knowledge Graph, including industry, location, and more.
Open Query Tool
Access by API
Golden Query Tool
Golden logo

Company

  • Home
  • Press & Media
  • Blog
  • Careers
  • WE'RE HIRING

Products

  • Knowledge Graph
  • Query Tool
  • Data Requests
  • Knowledge Storage
  • API
  • Pricing
  • Enterprise
  • ChatGPT Plugin

Legal

  • Terms of Service
  • Enterprise Terms of Service
  • Privacy Policy

Help

  • Help center
  • API Documentation
  • Contact Us